| Seat | No. | | |------|-----|--| |------|-----|--| [Total Marks: 70 # GANPAT UNIVERSITY # B. Tech. Semester III Electronics & Communication Engineering # **Examination NOV/DEC - 2011** **EC 304: Digital Electronics** #### Time: 3 Hours] Instructions: - Attempt all questions. - Answers to the two sections must be written in separate answer books. 2. - Figures to the right indicate full marks. - Assume suitable data, if necessary. ### SECTION - I | | | TOTAL CONTRACTOR OF THE PROPERTY AND ADDRESS OF THE PROPERTY O | | |------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Q: 1 | (a) | Simplify the following Boolean function.<br>$F(W,X,Y,Z) = \sum_{i=0}^{\infty} (1,3,7,11,15)$ | 6 | | | (b) | $d(W,X,Y,Z) = \sum (0,2,5)$<br>Determine the prime implicants of the following function using tabulation method. | 6 | | | | F (W,X,Y, Z) = $\sum$ (1,4,6,7,8,9,10,11,15) | | | Q: 1 | (a) | Simplify the following Boolean function. $5.0012.456.8912.13.14$ | 6 | | | (b) | Simplify the following Boolean Tunction by means of the tassistance | 6 | | | | method. $F(A,B,C,D,E,F,G) = \sum (20,28,38,39,52,60,102,103,127)$ | , | | Q: 2 | (a) | | 6 | | | (b) | Design Full-Adder. Design BCD to 7 segment LED decoder. As per the following diagram. | , | | | | | 6 | | | | OR | 6 | | Q: 2 | (a) | Design Full-Subtractor. | 6 | | | (b) | Design BCD to Excess-3 code converter. Answer the following questions as asked. | (4) 9 | | Q: 3 | | Convert 153 to octal. | 1 | | | (1) (2) | ( onvert II by / ) I() Dillary. | (d) | | | (3) | Obtain 10's complement of 52520. | 1 | | | (4) | Obtain 2's complement of 101100. | 1 | | | (5) | Convert 586 into BCD. | 0 1 | | | (7) | Convert 1010101 to Gray code. | 1_ | | 8 | (8) | Convert (11001100)g to Binary code. | 1 | | | (9) | What is parity? | 1 | | | (10 | | j I | | | 4 | 1) Supremental and the sup | | ## SECTION - II Q-4 (a) Simplify function F1 and F2 to minimum number of literals. | A | В | C | F1 | F2 | |---|---|---|----|----| | 0 | 0 | 0 | 1 | 0 | | 0 | 0 | 1 | 1 | 0 | | 0 | 1 | 0 | 1 | 0 | | 0 | 1 | 1 | 0 | 1 | | 1 | 0 | 0 | 0 | 1 | | 1 | 0 | 1 | 0 | 1 | | 1 | 1 | 0 | 0 | 1 | | 1 | 1 | 1 | 0 | 1 | (b) Design a sequential circuit from state diagram given below. Use JK flip-flop for 8 design. OR Express the following function in sum of minterms and product of maxterms. 0-4 (i)F(A,B,C,D)=D(A'+B)+B'D(ii)F(W,X,Y,Z)=Y'Z+WXY'+W'X'Z+WXZ'Explain logic gate with graphical symbol, algebraic function and truth table. 2 (b) (ii)Equivalence Draw logic diagram of master slave flip-flop explain its timing relationship. 4 Draw and explain with block diagram: "Binary Ripple Counter." (c) Define the terms Fan-out, Power dissipation, propagation delay, noise margin. 4 (a) (b) Draw and explain with block diagram: "BCD Ripple Counter." (a) Write a short note on RTL circuits. 8 Explain I<sup>2</sup>L with required circuit diagram and logic diagram. (b) 4 What is D flip-flop? Explain with necessary diagrams and tables. (a) END OF PAPER