# GANPAT UNIVERSITY B.TECH SEM.4<sup>th</sup> ELECTRICAL ENGINEERING REGULAR EXAMINATION APRIL-JUNE 2015 2EE 401:- ANALOG AND DIGITAL ELECTRONICS | TIME:-3 | HOURS | |---------|--------| | INSTRUC | TION - | **TOTAL MARKS-70** (12) - 1. Attempt all questions. - 2. Make suitable assumptions wherever necessary. - 3. Figures to the right indicate full marks. # Section-I # Que-1 - (a) What is half subtractor circuit? Explain half subtractor circuit by using truth table (04) and logic circuit. - (b) Show that A $\odot$ B = $\overline{A^{\oplus}B}$ . Also, construct the corresponding logic diagrams. (04) - (c) Redraw the circuit given in below figure after simplification. (04) #### Oue-1 - (a) Explain Following terms: Minterm, Maxterm, SOP, POS. (04) - (b) Explain 2 to 4 decoder with bock diagram, truth table and logic circuit. (04) - (c) Draw the logic symbols, construct the truth tables, and with the help of circuit (04) diagrams of AND gate, OR gate, NOT gate. # Oue-2 - (a) Reduce the expression $f = A\bar{B} + AB + AB = K$ using K-map. (03) - (b) State and explain De-Morgan's theorem with logic gates. (04) - (c) Explain 2 to 1 multiplexer with bock diagram, truth table and logic circuit. (04) #### OR # Que-2 - (a) Explain T flip flop with necessary diagram and truth table. (04) - (b) Add -31.5 to -93.125 using the 12-bit 2's complement arithmetic (03) - (c) Discuss the application of the counter. (04) # Que-3 Attempt any six. - (a) Convert (11011) Gray to binary code. - (b) Convert (943)<sub>10</sub> to BCD code. - (c) Multiply $(1001)_2$ by $(1101)_2$ - (d) Convert (675.625)<sub>10</sub> to Hexadecimal. - (e) Convert (11011.101)<sub>2</sub> to decimal - (f) Comparison between combinational and sequential circuit. - (g) Plot the expression $f = (A + B)(\bar{A} + B)(\bar{A} + \bar{B})$ on the K-map. - (i) What do you mean by self-complement codes? Give examples. #### Que-4 - (a) What are the basic conditions for transistor biasing? Explain base resistor circuit (06) and give our conclusion for this method. - (b) Discuss the working principle of Junction Field Effect Transistor. Explain its (06) characteristics with necessary diagrams OR ## Que-4 - (a) Illustrate the operation of common base connection of transistor. Derive the (06) expressions for collector current. - (b) Draw a DC load line and determine the operating point. Assume transistor of (06) silicon. # Oue-5 - (a) Draw and explain the Differentiator circuit and show that it's output will be the (06) integral of input signal. - (b) Discuss the square wave generator circuit using op-amp. (05) OR ## Que-5 - (a) Brief about the operation of inverting amplifier with feedback. Establish the relation between open loop gain (A), closed loop gain (AF) and gain of feedback circuit (B) for the same. - (b) Design a practical integrator circuit to properly process input signal of 1 kHz to 10 (05) kHz. If a square wave signal of 5V peak at 10 kHz frequency is applied as a input to differentiator, Draw its output waveform. Que-6 Attempt any three. (12) - (a) Define following: - i) CMRR, ii) Output Voltage Swing, iii) SVRR, iv) Pinch off voltage - (b) An Op-amp having the following parameters is connected as inverting amplifier with R1 = 3 k $\Omega$ and Rf = 12k $\Omega$ , A = 250000, Ri = 2.2M $\Omega$ , Ro = 100 $\Omega$ , fo = 5 Hz, Vs = $\pm$ 15 V and output voltage swing = $\pm$ 13 V. Compute the values of AF, RiF, RoF, and fF. - (c) Discuss the operation of IC 555 as mono-stable multivibrator. - (d) Give the difference between BJT and JFET. -----END OF PAPER-----